Help Guesstimating FL5150 Internal Circuit

Thread Starter

mriksman

Joined Aug 31, 2010
113
Hey Guys,

Last attempt here. I've spent hours trying to work out the Gate Drive and the Low Power Mode, but I am totally out of my depth.

I just want a reasonable circuit guesstimate as to how the FL5150 operates. But I can't work out the internals...

Here is what I have.
1600010890037.png

And the FL5150 block diagram.
1600010923522.png

Please help :)
 

Attachments

Alec_t

Joined Sep 17, 2013
14,313
But I can't work out the internals...
I'm not surprised. The datasheet is not particularly clear and omits much of the detail needed for successful modelling.
I'm puzzled, too, as to how the chip can be used at mains voltages when the maximum allowed voltage on the OC sense pins is only ~6V above Gnd?
 

sghioto

Joined Dec 31, 2017
5,388
I'm puzzled, too, as to how the chip can be used at mains voltages when the maximum allowed voltage on the OC sense pins is only ~6V above Gnd?
Because the OC sense pins are connected through 2meg resistors to the Line Hot and Load Hot. Did you not see the circuit in fig.5 on the data sheet?
But I can't work out the internals...
Why do you need to know the internals?
SG
 

Thread Starter

mriksman

Joined Aug 31, 2010
113
It doesn't need to be accurate. Not by a long shot.

I really just want the 'DRV Gate' and the 'Low Power Mode' parts working (as per my picture in the original post). Just to see roughly how it works. They both drive MOSFETs (DRV Gate drives those two back to back MOSFETs, and the Low Power Mode is a PMOS which shorts 'Vs' and 'Low Power' so no current flows through R1).

I don't really care about the OCsense or the Zero Crossing. And I already roughly have Vs and Vdd and the DIM Cntrl pins working.

It's just my understanding on how to drive MOSFETs isn't good enough to do the two parts I want. Every time I try, I get strange results with referencing things to 'Vs' and 'gnd_a'.
 

Thread Starter

mriksman

Joined Aug 31, 2010
113
I tried the 'bipolar totem pole driver'.
1600061595939.png

But
* What are those bumps?
* Why is the Gate Drv only getting to ~4.5V? I thought the 5V pulses should cause Vs (17V) to be applied to Gate DRV...?

With a resistor between Gate-Source, I remove the bumps
1600061870369.png

But I have a capacitor in my final circuit, as per the datasheet. So this must say of something about how the internals work?
 
Last edited:
Top